mirror of
https://github.com/handsomezhuzhu/2025-yatcpu.git
synced 2026-02-20 20:10:14 +00:00
40 lines
1.3 KiB
Scala
40 lines
1.3 KiB
Scala
// Copyright 2022 Canbin Huang
|
|
//
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
// you may not use this file except in compliance with the License.
|
|
// You may obtain a copy of the License at
|
|
//
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
//
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
// See the License for the specific language governing permissions and
|
|
// limitations under the License.
|
|
|
|
package riscv.core
|
|
|
|
import chisel3._
|
|
import chisel3.util._
|
|
import riscv.Parameters
|
|
|
|
class WriteBack extends Module {
|
|
val io = IO(new Bundle() {
|
|
val instruction_address = Input(UInt(Parameters.AddrWidth))
|
|
val alu_result = Input(UInt(Parameters.DataWidth))
|
|
val memory_read_data = Input(UInt(Parameters.DataWidth))
|
|
val regs_write_source = Input(UInt(2.W))
|
|
val csr_read_data = Input(UInt(Parameters.DataWidth))
|
|
val regs_write_data = Output(UInt(Parameters.DataWidth))
|
|
})
|
|
io.regs_write_data := MuxLookup(
|
|
io.regs_write_source,
|
|
io.alu_result,
|
|
IndexedSeq(
|
|
RegWriteSource.Memory -> io.memory_read_data,
|
|
RegWriteSource.CSR -> io.csr_read_data,
|
|
RegWriteSource.NextInstructionAddress -> (io.instruction_address + 4.U),
|
|
)
|
|
)
|
|
}
|