mirror of
https://github.com/handsomezhuzhu/2025-yatcpu.git
synced 2026-02-20 20:10:14 +00:00
48 lines
1.6 KiB
Scala
48 lines
1.6 KiB
Scala
// Copyright 2022 Canbin Huang
|
|
//
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
// you may not use this file except in compliance with the License.
|
|
// You may obtain a copy of the License at
|
|
//
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
//
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
// See the License for the specific language governing permissions and
|
|
// limitations under the License.
|
|
|
|
package board.verilator
|
|
|
|
import chisel3._
|
|
import chisel3.stage.{ChiselGeneratorAnnotation, ChiselStage}
|
|
import peripheral._
|
|
import riscv.{CPUBundle, Parameters}
|
|
import riscv.core.CPU
|
|
|
|
class Top extends Module {
|
|
val io = IO(new CPUBundle)
|
|
|
|
val cpu = Module(new CPU)
|
|
cpu.io.regs_debug_read_address := io.regs_debug_read_address
|
|
cpu.io.csr_regs_debug_read_address := io.csr_regs_debug_read_address
|
|
io.csr_regs_debug_read_data := cpu.io.csr_regs_debug_read_data
|
|
io.regs_debug_read_data := cpu.io.regs_debug_read_data
|
|
|
|
// intercept UART signals
|
|
io.deviceSelect := cpu.io.deviceSelect
|
|
|
|
// CPU instruction input is controlled by external codes
|
|
io.memory_bundle <> cpu.io.memory_bundle
|
|
io.instruction_address := cpu.io.instruction_address
|
|
cpu.io.instruction := io.instruction
|
|
cpu.io.instruction_valid := io.instruction_valid
|
|
|
|
cpu.io.interrupt_flag := io.interrupt_flag
|
|
}
|
|
|
|
object VerilogGenerator extends App {
|
|
(new ChiselStage).execute(Array("-X", "verilog", "-td", "verilog/verilator"), Seq(ChiselGeneratorAnnotation(() =>
|
|
new Top())))
|
|
}
|